可获得 ti 工程师凯发k8国际官网首页入口的技术支持的 ti e2e™ 论坛
所有内容均由 ti 和社区贡献者按“原样”提供,并不构成 ti 规范。请参阅。
如果您对质量、包装或订购 ti 产品有疑问,请参阅 。
the cdce6214 is a four-channel, ultra-low power, medium grade jitter, clock generator that can generate five independent clock outputs selectable between various modes of drivers. the input source could be a single-ended or differential input clock source, or a crystal. the cdce6214 features a frac-n pll to synthesize unrelated base frequency from any input frequency. the cdce6214 can be configured through the i2c interface. in the absence of the serial interface, the gpio pins can be used in pin mode to configure the product into distinctive configurations.
on-chip eeprom can be used to change the configuration, which is pre-selectable through the pins. the device provides frequency margining options with glitch-free operation to support system design verification tests (dvt) and ethernet audio-video bridging (eavb). fine frequency margining is available on any output channel by steering the fractional feedback divider in dco mode.
internal power conditioning provides excellent power supply ripple rejection (psrr), reducing the cost and complexity of the power delivery network. the analog and digital core blocks operate from either a 1.8-v, 2.5-v, or 3.3-v ±5% supply, and output blocks operate from a 1.8-v, 2.5-v, or 3.3-v ±5% supply.
the cdce6214 enables high-performance clock trees from a single reference at ultra-low power with a small footprint. the factory- and user-programmable eeprom features make the cdce6214 an easy-to-use, instant-on clocking device with a low power consumption.
类型 | 标题 | 下载最新的英语版本 | 日期 | |||
---|---|---|---|---|---|---|
* | 数据表 | | | 2020年 7月 2日 | |||
应用手册 | | | | | 2023年 11月 29日 | |||
用户指南 | 2019年 11月 27日 |
如需其他信息或资源,请点击以下任一标题进入详情页面查看(如有)。
封装 | 引脚 | cad 符号、封装和 3d 模型 |
---|---|---|
24 |
推荐产品可能包含与 ti 此产品相关的参数、评估模块或参考设计。
所有内容均由 ti 和社区贡献者按“原样”提供,并不构成 ti 规范。请参阅。
如果您对质量、包装或订购 ti 产品有疑问,请参阅 。